Performance and Power Modeling of On-Chip Bus System for a Complex SoC
スポンサーリンク
概要
- 論文の詳細を見る
This paper presents latency and power modeling of an on-chip bus at the early stage of SoC design. The latency model is to estimate a bus throughput associated with bus configuration and behavioral model before the system-level modeling for a target SoC is established. The power model roughly calculates the power consumption of an on-chip bus including the power consumed by bus wire and bus logics. Thus, the bus architecture is determined by the trade-off between the bus throughput and power estimation obtained from the proposed bus model. We evaluate the target SoCs such as an MPEG player and a portable multimedia player so as to compare the estimated throughput from the proposed bus model to the result performed by a commercial system-level co-simulation framework. As the simulation results, the latency and power consumption of the proposed model shows 14% and 8% differences compared with the result from the validated commercial co-simulation tool.
- 2010-10-01
著者
-
Cho Kyoung-rok
The Department Of Computer And Communication Engineering Chungbuk National University
-
Cho Kyoung-rok
The Dept. Of Computer And Communication Engineering. Chungbuk Nat'l University
-
Lee Je-hoon
Division Of Electronics And Information Communication Engineering Kangwon National University
-
LEE Hyun
Wireless Access Standards Research Team, ETRI
-
Lee Hyun
Wireless Access Standards Research Team Etri
関連論文
- A Comparative Study on Multiple Registration Schemes in Cellular Mobile Radio Systems Considering Mobile Power Status
- Implementation of the Wideband CDMA Receiver for an IMT-2000 System(Special Issue on Mobile Multimedia Communications)
- Performance and Power Modeling of On-Chip Bus System for a Complex SoC
- High-Speed FPGA Implementation of the SHA-1 Hash Function