An Energy Efficient Instruction Window for Scalable Processor Architecture
スポンサーリンク
概要
- 論文の詳細を見る
Modern microprocessors achieve high application performance at the acceptable level of power dissipation. In terms of power to performance trade-off, the instruction window is particularly important. This is because enlarging the window size achieves high performance but naive scaling of the conventional instruction window can severely increase the complexity and power consumption. In this paper, we propose low-power instruction window techniques for contemporary microprocessors. First, the small reorder buffer (SROB) reduces power dissipation by deferred allocation and early release. The deferred allocation delays the SROB allocation of instructions until their all data dependencies are resolved. Then, the instructions are executed in program order and they are released faster from the SROB. This results in higher resource utilization and low power consumption. Second, we replace a conventional issue queue by a direct lookup table (DLT) with an efficient tag translation technique. The translation scheme resolves the instruction dependency, especially for the case of one producer to multiple consumers. The efficiency of the translation scheme stems from the fact that the vast majority of instruction dependency exists within a basic block. Experimental results show that our proposed design reduces the power consumption significantly for SPEC2000 benchmarks.
- (社)電子情報通信学会の論文
- 2008-09-01
著者
-
Choi Min
Department Of Anatomy Wonkwang University School Of Medicine
-
Maeng Seungryoul
Department Of Computer Science Korea Advanced Institute Of Science And Technology
関連論文
- Content Sniffer Based Load Distribution in a Web Server Cluster(Software Systems)
- Immunohistochemical Study of 3β-Hydroxysteroid Dehydrogenase /Δ^5-Δ^4 Isomerase in the Rat Cardiovascular System
- Leukemia cutis limited to the needle puncture sites
- Evidence that protease-activated receptor-2 mediates trypsin-induced reversal of stellation in cultured rat astrocytes
- A Simulation of the Silicon Charge Detector on ISS
- A New Single Image Architecture for Distributed Computing Systems(Next Generation Network Management)
- Dynamic TDMA with Priority-Based Request Packet Transmission Scheme for Integrated Multimedia Traffics
- Carboniferous-Triassic Paleomagnetism of South Korea
- An Energy Efficient Instruction Window for Scalable Processor Architecture
- HIMIPv6 : An Efficient IP Mobility Management Protocol for Broadband Wireless Networks