Timing Verification System for Relay Circuit Behaviors
スポンサーリンク
概要
- 論文の詳細を見る
<BR>A timing verification system for analogue relay circuits has been developed. The verification is performed by Time-Symbolic Logic (TSL) simulation that allows symbolic representation of the time. With representation of the relay actuation time by time-variables, TSL simulation can simulate all possible behaviors that differ with the timing of relay action. To reduce the simulation cost, the simulation technique was improved using the characteristics of the relay circuits. Users can verify the circuit behavior without preparing numerous simulation inputs or executing numerous simulation cases. <BR>The developed system was applied to the verification of actual circuits. The circuit behaviors with all the possible timings under the realistic constraints were simulated and verified. These application studies confirmed that the developed system is useful and effective.
- 社団法人 日本原子力学会の論文
- 1996-06-25
著者
-
Fukuda Mitsuko
Power & Industrial System R&d Division Hitachi Ltd.
-
YAMADA Naoyuki
Power & Industrial System R&D Division, Hitachi, Ltd.
-
TESHIMA Toshiaki
Omika Works, Hitachi, Ltd.
-
UTSUNOMIYA Mitsugu
Omika Works, Hitachi, Ltd.
-
Teshima Toshiaki
Omika Works Hitachi Ltd.
-
Utsunomiya Mitsugu
Omika Works Hitachi Ltd.
-
Yamada Naoyuki
Power & Industrial System R&d Division Hitachi Ltd.
関連論文
- Timing Verification System for Relay Circuit Behaviors
- Logic Verification System for Power Plant Sequence Diagrams.