Two-Level FIFO Buffer Design for Routers in On-Chip Interconnection Networks
スポンサーリンク
概要
- 論文の詳細を見る
The on-chip interconnection network (OCIN) is an integrated solution for system-on-chip (SoC) designs. The buffer architecture and size, however, dominate the performance of OCINs and affect the design of routers. This work analyzes different buffer architectures and uses a data-link two-level FIFO (first-in first-out) buffer architecture to implement high-performance routers. The concepts of shared buffers and multiple accesses for buffers are developed using the two-level FIFO buffer architecture. The proposed two-level FIFO buffer architecture increases the utilities of the storage elements via the centralized buffer organization and reduces the area and power consumption of routers to achieve the same performance achieved by other buffer architectures. Depending on a cycle-accurate simulator, the proposed data-link two-level FIFO buffer can realize performance similar to that of the conventional virtual channels, while using 25% of the buffers. Consequently, the two-level FIFO buffer can achieve about 22% power reduction compared with the similar performance of the conventional virtual channels using UMC 65nm CMOS technology.
論文 | ランダム
- 25pRC-7 ダブルハイパー核の研究発信活動について(物理教育,領域13,物理教育,物理学史,環境物理)
- 28aZQ-4 冷中性子干渉計と基礎物理(実験核物理シンポジウム : 中性子光学・核物理学とJ-PARCにおける展開)(実験核物理)
- 29pYG-7 新しい冷中性子干渉光学系
- 30p-SF-2 KEK-PS E325実験のためのセラミックを利用したドリフトチェンバーの製作
- 遠心成形におけるファイバの含有率向上に関する研究-2-ファイバ含有率の解析と特性