Cost-effective variable node using thermalcode addition for LDPC decoders
スポンサーリンク
概要
- 論文の詳細を見る
The current paper presents thermalcode addition technology as applied to an LDPC decoder to replace a variable node unit in the traditional adder. The proposed irregular quantization of thermalcode addition can generate information with regularity, which makes addition to the variable node executable by combinational logic circuit. With the original BER performance, code rate 1/2, and matrix (1296,648) in 802.11n standard, the simulation and logic synthesis results reveal that the presented LDPC decoder can save up to 21% of the hardware area.
論文 | ランダム
- Discontinuities in a Collisionless Plasma Flow Having a Strong Magnetic Field
- 焼結形固体アルミ電解コンデンサ (電子回路部品ハンドブック)
- FVTD Analysis of Two-Dimensional Bended Waveguide and Horn Antenna
- 北海道移住と藍業の展開--興産社を中心に ([日本農業史学会]2006年度シンポジウム 歴史の転換期における藍)
- うたかたの記