Design and Implementation Fine-grained Power Gating on Microprocessor Functional Units
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we present a prototype MIPS R3000 processor, which integrates the fine-grained power gating technique into its functional units. To reduce the leakage power consumption, functional units, such as multiplier and divider can be power-gated individually according to the workload of the execution program. The prototype chip - Geyser-1 has been implemented with Fujitsus 65nm CMOS technology; and to facilitate the design process with fine-grained power gating, a fully automated design flow has also been proposed. Comprehensive real-chip evaluations have been performed to verify the leakage reduction efficiency. According the evaluation results with benchmark programs, the fine-grained power gating can reduce the power of the processor by 5% at 25°C and 23% at 80°C.
論文 | ランダム
- 30p-EC-1 ^O(p,n)^F反応
- 30a-EC-2 ^Cによる65MeV偏極陽子の非弾性散乱
- 伝統建築工法(継手・仕口) 人と木との繋がり
- 29a-KM-13 TOF実験のためのオンライン多重パラメータデータ処理システム
- 28a-KM-10 ^Pb(p, n)^Bi反応によるΔl=1巨大共鳴状態の励起