A Fast Selector-Based Subtract-Multiplication Unit and Its Application to Butterfly Unit
スポンサーリンク
概要
- 論文の詳細を見る
Large-scale network and multimedia application LSIs include application specific arithmetic units. A multiply-accumulator unit or a MAC unit which is one of these optimized units arranges partial products and decreases carry propagations. However, there is no method similar to MAC to execute “subtract-multiplication”. In this paper, we propose a high-speed subtract-multiplication unit that decreases latency of a subtract operation by bit-level transformation using selector logics. By using bit-level transformation, its partial products are calculated directly. The proposed subtract-multiplication units can be applied to any types of systems using subtract-multiplications and a butterfly operation in FFT is one of their suitable applications. We apply them effectively to Radix-2 butterfly units and Radix-4 butterfly units. Experimental results show that our proposed operation units using selector logics improves the performance by up to 13.92%, compared to a conventional approach.
論文 | ランダム
- 教職員を対象とした栄養教室の効果(II研究業績)
- 学生の食生活に関する調査(第一報)
- メンタルヘルスに関するアンケート調査からみた精神的不調の関与因子
- 肺大細胞癌に伴うCAR症候群の1例 (特集 第59回日本臨床眼科学会講演集(6))
- 学校体育における運動学習の動き中心の指導とフォ-ム中心の指導法の比較研究