A10b, 20-MS/s, 2.6mW fully differential CBSC pipelined ADC in 0.18µm CMOS
スポンサーリンク
概要
- 論文の詳細を見る
In this paper a new structure for comparator-based switched-capacitor circuits has been presented. In contrast with the conventional architecture the proposed algorithm utilizes an extra comparator to make a variable comparator threshold, in order to attenuating the overshoot at the end of the coarse phase. for better designing we introduced some practical issues on preset levels designing. After that this paper proposes a feed forward offset compensation which can avoid offset accumulation in proposed architectures. Finally we designed a 10b 20MS/s Fully Differential CBSC Pipelined ADC with proposed architecture in a 0.18-µm standard CMOS process. It achieves 74.4-dB spurious-free-dynamic range (SFDR) and 58.34-dB SNDR. In addition It consumes 2.6mW from a 1.8-V power supply at 40MS/s, which obtains a figure of merit of 210fJ/step.
著者
-
Zamani Majid
Department of Electrical Engineering, science and research Branch of Islamic Azad University
-
Jafarabadi-Ashtiani Shahin
School of Electrical and Computer Engineering, Faculty of Engineering, University of Tehran
-
Dousti Masoud
Department of Electrical Engineering, science and research Branch of Islamic Azad University
-
Naser-Moghadasi Mohammad
Department of Electrical Engineering, science and research Branch of Islamic Azad University
関連論文
- A12b, 40-MS/s, 4.1mW fully differential CBSC pipelined ADC in 0.18µm CMOS
- A10b, 20-MS/s, 2.6mW fully differential CBSC pipelined ADC in 0.18µm CMOS