Compact Architecture for ASIC Implementation of the MISTY1 Block Cipher
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes a compact hardware (H/W) implementation for the MISTY1 block cipher, which is one of the ISO/IEC 18033-3 standard encryption algorithms. In designing the compact H/W, we focused on optimizing the implementation of FO/FI/FL functions, which are the main components of MISTY1. For this optimization, we propose three new methods; reducing temporary registers for the FO function, shortening the critical path for the FI function, and merging the FL/FL-1 functions. According to our logic synthesis on a 0.18-µm CMOS standard cell library based on our proposed methods, the gate size is 3.4Kgates, which is the smallest as far as we know.
論文 | ランダム
- 現場で生かす騒音・振動対策(9)大規模小売店舗立地法に係る騒音の予測計算・評価・対策方法
- 現場で生かす騒音・振動対策-8-公害振動における問題点と対策
- 交通機関の騒音の現状と対策 (特集 交通騒音)
- 現場で生かす騒音・振動対策(7)低周波音等対策事例ノートより
- 現場で生かす騒音・振動対策(6)超低周波音と低周波音