Compact Architecture for ASIC Implementation of the MISTY1 Block Cipher
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes a compact hardware (H/W) implementation for the MISTY1 block cipher, which is one of the ISO/IEC 18033-3 standard encryption algorithms. In designing the compact H/W, we focused on optimizing the implementation of FO/FI/FL functions, which are the main components of MISTY1. For this optimization, we propose three new methods; reducing temporary registers for the FO function, shortening the critical path for the FI function, and merging the FL/FL-1 functions. According to our logic synthesis on a 0.18-µm CMOS standard cell library based on our proposed methods, the gate size is 3.4Kgates, which is the smallest as far as we know.
論文 | ランダム
- 母子相互作用の視点を毎日のケアに取り入れる
- 母親と***における乳児の情緒に対する感受性の相違--日本版I FEEL Picturesを用いての検討
- 集積回路パターン用CADシステム (半導体(特集))
- IC設計の自動化 特にパタンレイアウトについて (集積回路(特集))
- Optoelectronic Implementation of Bipolar Analog Neural Network Using Shadow Casting (OPTICAL COMPUTING 1)