Optimized Communication and Synchronization for Embedded Multiprocessors Using ASIP Methodology
スポンサーリンク
概要
- 論文の詳細を見る
Inter-processor communication and synchronization are critical problems in embedded multiprocessors. In order to achieve high-speed communication and low-latency synchronization, most recent designs employ dedicated hardware engines to support these communication protocols individually, which is complex, inflexible, and error prone. Thus, this paper motivates the optimization of inter-processor communication and synchronization by using application-specific instruction-set processor (ASIP) techniques. The proposed communication mechanism is based on a set of custom instructions coupled with a low-latency on-chip network, which provides efficient support for both data transfer and process synchronization. By using state-of-the-art ASIP design methodology, we embed the communication functionalities into a base processor, making the proposed mechanism feature ultra low overhead. More importantly, industry-standard compatible programming interfaces supporting both message-passing and shared-memory paradigms are exposed to end-users to ease the software porting. Experimental results show that the bandwidth of the proposed message-passing protocol can achieve up to 703 Mbyte/s @ 200 MHz, and the latency of the proposed synchronization protocol can be reduced by more than 81% when compared with the conventional approach. Moreover, as a case study, we also show the effectiveness of the proposed communication mechanism in a real-life embedded application, WiMedia UWB MAC.
- 一般社団法人情報処理学会の論文
- 2012-08-06
著者
-
Hiroaki Kunieda
Department of Communications and Integrated Systems, Tokyo Institute of Technology
-
Dongju Li
Department of Communications and Integrated Systems, Tokyo Institute of Technology
-
Tsuyoshi Isshiki
Department of Communications and Integrated Systems, Tokyo Institute of Technology
-
Yuko Nakase
R&D Group, RICOH Co. LTD.
-
Hao Xiao
Department of Communications and Integrated Systems, Tokyo Institute of Technology
-
Yuko Nakase
R&D Group, RICOH Co. LTD.
-
Sadahiro Kimura
R&D Group, RICOH Co. LTD.
-
Sadahiro Kimura
R&D Group, RICOH Co. LTD.
-
Hiroaki Kunieda
Kunieda-Isshiki Laboratory, Department of Communications and Computer Engineering, Tokyo Institute of Technology
関連論文
- Flexible and High Performance ASIPs for Pixel Level Image Processing and Two Dimensional Image Processing (Preprint)
- Optimized Communication and Synchronization for Embedded Multiprocessors Using ASIP Methodology
- A Unified Performance Estimation Method for Hardware and Software Components in Multiprocessor System-On-Chips
- A Method of Software Development Tool and Hardware Generation for ASIP with a Co-processor based on the Derivative ASIP Approach (Preprint)