An Algorithm for Diagnosing Transistor Shorts Using Gate-level Simulation
スポンサーリンク
概要
- 論文の詳細を見る
Conventional stuck-at fault model is no longer sufficient to deal with the problems of nanometer geometries in modern Large Scale Integrated Circuits (LSIs). Test and diagnosis for transistor defects are required. In this paper we propose a fault diagnosis method for transistor shorts in combinational and full-scan circuits that are described at gale level design. Since it is difficult to describe the precise behavior of faulty transistors, we define two types of transistor short models by focusing on the output values of the corresponding faulty gate. Some of the salient features of the proposed diagnosis method are 1) it uses only gate-level simulation and does not use transistor-level simulation like SPICE, 2) it uses conventional stuck-at fault simulator yet it is able to handle transistor shorts, thus suitable for large circuits, and 3) it is efficient and accurate. We apply our method to ISCAS benchmark circuits to demonstrate the effectiveness of our method.
- 一般社団法人情報処理学会の論文
- 2009-08-14
著者
-
Yoshinobu Higami
Department of Computer Science, Ehime University
-
Hiroshi Takahashi
Department of Computer Science, Ehime University
-
Yuzo Takamatsu
Department of Computer Science, Ehime University