Cache-Based Network Processor Architecture : Evaluation with Real Network Traffic(<Special Section>Novel Device Architectures and System Integration Technologies)
スポンサーリンク
概要
- 論文の詳細を見る
A novel cache-based network processor (NP) architecture that can catch up with next generation 100-Gbps packet-processing throughput by exploiting a nature of network traffic is proposed, and the prototype is evaluated with real network traffic traces. This architecture consists of several small processing units (PUs) and a bit-stream manipulation hardware called a burst-stream path (BSP) that has a special cache mechanism called a process-learning cache (PLC) and a cache-miss handler (CMH). The PLC memorizes a packet-processing method with all table-lookup results, and applies it to subsequent packets that have the same information in their header. To avoid packet-processing blocking, the CMH handles cache-miss packets while registration processing is performed at the PLC. The combination of the PLC and CMH enables most packets to skip the execution at the PUs, which dissipate huge power in conventional NPs. We evaluated an FPGA-based prototype with real core network traffic traces of a WIDE backbone router. From the experimental results, we observed a special case where the packet of minimum size appeared in large quantities, and the cache-based NP was able to achieve 100% throughput with only the 10%-throughput PUs due to the existence of very high temporal locality of network traffic. From the whole results, the cache-based NP would be able to achieve 100-Gbps throughput by using 10- to 40-Gbps throughput PUs. The power consumption of the cache-based NP, which consists of 40-Gbps throughput PUs, is estimated to be only 44.7% that of a conventional NP.
- 2006-11-01
著者
-
OKUNO Michitaka
Central Research Laboratory, Hitachi Ltd.
-
Nishimura Shinji
Central Research Laboratory Hitachi Ltd.
-
Ishida Shinichi
Faculty Of Science And Technology Keio University
-
Nishimura S
Central Research Laboratory Hitachi Ltd.
-
Nishi Hiroaki
Keio Univ. Yokohama‐shi Jpn
-
ISHIDA Shin-ichi
Faculty of Science and Technology, Keio University
-
NISHI Hiroaki
Faculty of Science and Technology, Keio University
-
Okuno Michitaka
Hitachi Ltd. Kokubunji‐shi Jpn
-
Okuno Michitaka
Central Research Laboratory Hitachi Ltd.
関連論文
- Design and Evaluation of 10 Gbps Optical Access System Using Optical Switches
- Design and Evaluation of 10Gbps Optical Access System Using Optical Switches
- A High-Speed, Highly-Reliable Network Switch for Parallel Computing System Using Optical Interconnection(Special Issue on Optical Interconnects/Optical Signal Processing)
- Cache-Based Network Processor Architecture : Evaluation with Real Network Traffic(Novel Device Architectures and System Integration Technologies)
- Architecture and Evaluation of a Third-Generation RHiNET Switch for High-Performance Parallel Computing( Development of Advanced Computer Systems)
- A 100-Gb/s-Physical-Layer Architecture for Higher-Speed Ethernet for VSR and Backplane Applications(VLSI Architecture for Communication/Server Systems,VLSI Technology toward Frontiers of New Market)
- 100-Gb/s Physical-Layer Architecture for Next-Generation Ethernet( The Next Generation Ethernet Technologies)
- Signal Transmission and Coding Architecture for Next-Generation Ethernet(New Technologies in the Internet and their Applications)
- Self-Organized Link State Aware Routing for Multiple Mobile Agents in Wireless Network
- Low-Power Network-Packet-Processing Architecture Using Process-Learning Cache for High-End Backbone Router(Digital, Low-Power LSI and Low-Power IP)
- A Controller Design Method of Decentralized Control System