FPGA-Based Intrusion Detection System for 10 Gigabit Ethernet(Reconfigurable System and Applications,<Special Section>Reconfigurable Systems)
スポンサーリンク
概要
- 論文の詳細を見る
The present paper describes an implementation of an intrusion detection system (IDS) on an FPGA for 10 Gigabit Ethernet. The system includes an exact string matching circuit for 1,225 Snort rules on a single device. A number of studies have examined string matching circuits for IDS. However, implementing a circuit that processes a large rule set at high throughput is difficult. In a previous study, we proposed a method for generating an NFA-based string matching circuit that has expandability of processing data width and drastically reduced resource requirements. In the present paper, we implement an IDS circuit that processes 1,225 Snort rules at 10Gbps with a single Xilinx Virtex-II Pro xc2vp-100 using the NFA-based method. The proposed circuit also provides packet filtering for an intrusion protection system (IPS). In addition, we developed a tool for automatically generating the Verilog HDL source code of the IDS circuit from a Snort rule set. Using the FPGA and the IDS circuit generator, the proposed system is able to update the matching rules corresponding to new intrusions and attacks. We implemented the IDS circuit on an FPGA board and evaluated its accuracy and throughput. As a result, we confirmed in a test that the circuit detects attacks perfectly at the wire speed of 10 Gigabit Ethernet.
- 社団法人電子情報通信学会の論文
- 2007-12-01
著者
-
Toda Kenji
National Institute Of Advanced Industrial Science And Technology (aist)
-
KATASHITA Toshihiro
National Institute of Advanced Industrial Science and Technology (AIST)
-
YAMAGUCHI Yoshinori
University of Tsukuba
-
MAEDA Atusi
University of Tsukuba
-
Toda Kenji
National Inst. Advanced Industrial Sci. And Technol. (aist) Tsukuba‐shi Jpn
-
KATASHITA Toshihiro
National Institute of Advanced Industrial Science and Technology
関連論文
- A Secure Content Delivery System Based on a Partially Reconfigurable FPGA
- FPGA-Based Intrusion Detection System for 10 Gigabit Ethernet(Reconfigurable System and Applications,Reconfigurable Systems)
- An Adaptive Scheduling for Automobile Control Using Imprecise Computation and Its Experimental Evaluation(IEICE/IEEE Joint Special Issue on Autonomous Decentralized Systems and Systems' Assurance)
- REX : A Reconfigurable Experimental System for Evaluating Parallel Computer Systems( Development of Advanced Computer Systems)
- A Fast Power Current Simulation of Cryptographic VLSI Circuits for Side Channel Attack Evaluation