An Energy-Efficient Partitioned Instruction Cache Architecture for Embedded Processors(Computer Systems)
スポンサーリンク
概要
- 論文の詳細を見る
Energy efficiency of cache memories is crucial in designing embedded processors. Reducing energy consumption in the instruction cache is especially important, since the instruction cache consumes a significant portion of total processor energy. This paper proposes a new instruction cache architecture, named Partitioned Instruction Cache (PI-Cache), for reducing dynamic energy consumption in the instruction cache by partitioning it to smaller (less power-consuming) sub-caches. When the proposed PI-Cache is accessed, only one sub-cache is accessed by utilizing the temporal/spatial locality of applications. In the meantime, other sub-caches are not accessed, leading to dynamic energy reduction. The PI-Cache also reduces dynamic energy consumption by eliminating the energy consumed in tag lookup and comparison. Moreover, the performance gap between the conventional instruction cache and the proposed PI-Cache becomes little when the physical cache access time is considered. We evaluated the energy efficiency by running a cycle accurate simulator, SimpleScalar, with power parameters obtained from CACTI. Simulation results show that the PI-Cache improves the energy-delay product by 20%-54% compared to the conventional direct-mapped instruction cache.
- 一般社団法人電子情報通信学会の論文
- 2006-04-01
著者
-
Jhon Chushik
School Of Computer Science And Engineering Seoul National University
-
KIM CheolHong
CAE Center, System LSI Division, Samsung Electronics
-
CHUNG SungWoo
Department of Computer Science and Engineering, Korea University