EB-Testing-Pad Method and Its Evaluation by Actual Devices(Special Issue on Test and Verification of VLSI)
スポンサーリンク
概要
- 論文の詳細を見る
A practical EB-testing-pad method, that enables higher observability of multilevel wiring LSIs without any increase of chip size, has been evaluated by using actual 0.25-μm SIMOX/CMOS devices. First, an 80k-gate logic LSI with testing pads was developed, and it was proved that observability improves from 17% to 87%. Next, two kinds of gate-chain TEGs (test element groups), with and without testing pads was developed to investigate the influence of testing pads on gate delay. It was found that the circuit delay increase due to the pads is very small, less than 2.7%. It was also found that capacitances from neighboring wires will increase only by at most 3% due to the testing pads. Thus, the testing pad method has been proved to be extremely effective in improving observability without any overhead in design.
- 社団法人電子情報通信学会の論文
- 2002-10-01
著者
-
Ishihara Takako
Ntt Communications Energy Laboratories Ntt Corporation
-
NAKAJIMA Shigeru
NTT Electronics Technology Corporation
-
Kuji Norio
Ntt Electronics Corpration
-
Kuji Norio
Ntt Electronics Corporation
-
Nakajima Shigeru
Ntt Electronics Corpration
関連論文
- Database with LSI Failure Analysis Navigator (Special Issue on Scientific ULSI Manufacturing Technology)
- EB-Testing-Pad Method and Its Evaluation by Actual Devices(Special Issue on Test and Verification of VLSI)
- A Method for Improving the Placement Ratio of E-Beam Testing Pads