A Low-Power High-Speed Rail-to-Rail Class-B Output Buffer for TFT-LCD Source Driver
スポンサーリンク
概要
- 論文の詳細を見る
This paper presents a low-power high-speed rail-to-rail class-B output buffer for TFT-LCD source driver. The proposed output buffer uses a complementary differential input stage, that can obtain rail-to-rail input and output operation capability. Due to the conventional compensation method always adopts a miller capacitance, which has a area disadvantage. In this work, the frequency compensation is realized only by using a compensation resistor to introduce a new zero for stability. This buffer amplifier employs simple comparators to sense the transients of the input to turn on the output transistors, thus draws little current while static, but has a large driving capability while transient. Two auxiliary driving transistors are used to improve the speed. The proposed output buffer was simulated in a 0.35-μm CMOS process. With 3.3-V supply and 600-pF output load, the simulated quiescent current is 3.29μA. The settling times of 1.88μs for rising and 1.75μs for falling edges within 0.2%.
- 社団法人電子情報通信学会の論文
- 2006-09-28
著者
-
Huang Wei-lun
Graduate School Of Information Production And Systems Waseda University
-
CHIOU Yu-Zung
Department of Electronics Engineering Southern Taiwan University of Technology
-
Pan Jun
Graduate School Of Information Production And Systems Waseda University
-
INOUE Yasuaki
Graduate School of Information, Production and Systems, Waseda University
-
LIANG Zheng
Graduate School of Information, Production and Systems, Waseda University
-
Chiou Yu-zung
Department Of Electrical Engineering National Cheng Kung University
-
Liang Zheng
Graduate School Of Information Production And Systems Waseda University
-
Inoue Yasuaki
Graduate School Of Information Production And Systems Waseda University
-
Pan Jun
Graduate School Of Agriculture Hokkaido University
-
Inoue Yasuaki
Graduate School Of Ips Waseda University
関連論文
- High Temperature Performance and Low Frequency Noise Characteristics of AlGaN/GaN/AlGaN Double Heterostructure Metal-Oxide-Semiconductor Heterostructure Field-Effect-Transistors with Photochemical Vapor Deposition SiO_2 Layer
- High Temperature and Low Frequency Noise of AlGaN/GaN/AlGaN Double Heterostructure MOS-HFETs with Photo-Chemical Vapor Deposition SiO_2 Layer
- Interface Modification in Organic Thin Film Transistors
- A Low-Power Sub-1-V Low-Voltage Reference Using Body Effect(Selected Papers from the 19th Workshop on Circuits and Systems in Karuizawa)
- An ultra low-power high-speed rail-to-rail buffer amplifier for LCD source drivers (第20回 回路とシステム軽井沢ワークショップ論文集) -- (アナログ集積回路ブロック)
- A Low-Power High-Speed Rail-to-Rail Class-B Buffer Amplifier for LCD Column Driver
- A Low-Power High-Speed Rail-to-Rail Class-B Output Buffer for TFT-LCD Source Driver
- A Low-Power High-Speed Rail-to-Rail Class-B Buffer Amplifier for LCD Column Driver
- A Low-Power High-Speed Rail-to-Rail Class-B Output Buffer for TFT-LCD Source Driver
- A Low-Power High-Speed Rail-to-Rail Class-B Output Buffer for TFT-LCD Source Driver
- Accurate Method for Calculating the Effective Capacitance with RC Loads Based on the Thevenin Model
- A Highly Linear and Wide Input Range Four-Quadrant CMOS Analog Multiplier Using Active Feedback
- An Effective SPICE3 Implementation of the Compound Element Pseudo-Transient Algorithm(Nonlinear Circuits,Nonlinear Theory and its Applications)
- Behavioral Circuit Macromodeling and Analog LSI Implementation for Automobile Engine Intake System(Selected Papers from the 19th Workshop on Circuits and Systems in Karuizawa)
- An Effective Pseudo-Transient Algorithm for Finding DC Solutions of Nonlinear Circuits(Modelling, Systems and Simulation,Nonlinear Theory and its Applications)
- Determination of Interconnect Structural Parameters for Best-and Worst-Case Delays(Selected Papers from the 18th Workshop on Circuits and Systems in Karuizawa)
- Formula-Based Method for Capacitance Extraction of Interconnects with Dummy Fills(Selected Papers from the 18th Workshop on Circuits and Systems in Karuizawa)
- Modeling the Influence of Input-to-Output Coupling Capacitance on CMOS Inverter Delay(Selected Papers from the 18th Workshop on Circuits and Systems in Karuizawa)
- A highly linear and wide dynamic range four-quadrant CMOS analog multiplier using active feedback (アナログ要素回路)
- Behavior macromodeling of analog LSI implementation for automobile intake system (回路とシステムの理論)
- Second-Order Polynomial Expressions for On-Chip Interconnect Capacitance(Interconnect, VLSI Design and CAD Algorithms)
- Modeling the Effective Capacitance of Interconnect Loads for Predicting CMOS Gate Slew(Prediction and Analysis, VLSI Design and CAD Algorithms)
- A Self-Biased Low-Voltage Low-Power Current/Voltage Reference Circuit With Very Low Temperature Dependence by Using Back-Gate Connection MOSFET
- A Novel Model for Computing the Effective Capacitance of CMOS Gates with Interconnect Loads(Nonlinear Theory and its Applications)
- A Pseudo-Transient Method Using Compound Elements for Finding DC Operating Points
- A pseudo-transient method using compound elements for finding DC operating points (回路とシステムの理論)
- An Effective Pseudo-transient Algorithm for Finding DC Operating Points of Nonlinear Circuits
- Noise Analysis of Nitride-based MOS-HFETs with Photo-chemical Vapor Deposition SiO_2 Gate Oxide in the Linear and Saturation Region
- Homoepitaxial ZnSe MIS Photodetectors Using SiO_2 and BST Insulator
- The annealing effects of GaN MIS capacitors with photo-CVD oxide layers
- An Energy Management Circuit for Self-Powered Ubiquitous Sensor Modules Using Vibration-Based Energy(Nonlinear Circuits,Nonlinear Theory and its Applications)
- DC and Noise Characteristics of 4H-SiC Metal-Semiconductor-Metal Ultraviolet Photodetectors
- GaN Photodetectors with Transparent Indium Tin Oxide Electrodes
- Ruminal distribution of the cellulolytic bacterium Fibrobacter succinogenes in relation to its phylogenetic grouping
- Efficient Dummy Filling Methods to Reduce Interconnect Capacitance and Number of Dummy Metal Fills(Interconnect, VLSI Design and CAD Algorithms)
- A Practical Approach for Efficiently Extracting Interconnect Capacitances with Floating Dummy Fills(VLSI Design Technology and CAD)
- A Novel Expression of Spatial Correlation by a Random Curved Surface Model and Its Application to LSI Design
- Efficient Large Scale Integration Power/Ground Network Optimization Based on Grid Genetic Algorithm(Power/Ground Network, VLSI Design and CAD Algorithms)
- An Initial Solution Algorithm for Globally Convergent Homotopy Methods(Selected Papers from the 16th Workshop on Circuits and Systems in Karuizawa)
- A Novel Fabrication of p--n Diode Based on ZnO Nanowire/p-NiO Heterojunction
- GaN and InGaN Metal-Semiconductor-Metal Photodetectors with Different Schottky Contact Metals
- A Bulk-Current Model for Advanced MOSFET Technologies Without Binning : Substrate Current and Fowler-Nordheim Current
- A Gate-Current Model for Advanced MOSFET Technologies Implemented into HiSIM2
- A PN Junction-Current Model for Advanced MOSFET Technologies
- A 12-bit 3.7-Msample/s Pipelined A/D Converter Based on the Novel Capacitor Mismatch Calibration Technique
- AS-2-2 An Algorithmic Stage Based on the Novel Capacitor Mismatch Calibration Technique
- An algorithmic stage based on the novel capacitor mismatch calibration technique (第21回 回路とシステム軽井沢ワークショップ論文集) -- (ADC(2))
- A 15-bit 10-Msample/s Pipelined A/D Converter Based on Incomplete Settling Principle(Modelling, Systems and Simulation,Nonlinear Theory and its Applications)
- A Globally Convergent Method for Finding DC Solutions of MOS Transistor Circuits
- An Effective Implementation of the Compound Element Pseudo-transient Algorithm on SPICE3
- A Globally Convergent Method for Finding DC Solutions of MOS Transistor Circuits
- An Effective Implementation of the Compound Element Pseudo-transient Algorithm on SPICE3
- An Efficient Homotopy Method for Finding DC Operating Points of Nonlinear Circuits(Nonlinear Theory and its Applications)
- A Homotopy Method Using a Nonlinear Auxiliary Function for Solving Transistor Circuits(General and Nonlinear Circuits and Systems, Recent Advances in Circuits and Systems-Part 1)
- Path Following Circuits : SPICE-Oriented Numerical Methods Where Formulas are Described by Circuits(Selected Papers from the 17th Workshop on Circuits and Systems in Karuizawa)
- Distribution of Microbial Mass and Fibrolytic Enzyme Activities in Different Size of Feed Particles from Rumen Contents of Sheep
- Theorems on the Unique Initial Solution for Globally Convergent Homotopy Methods(Numerical Caluculation)(Nonlinear Theory and its Applications)
- A 15-bit 10-Msample/s pipelined A/D converter based on incomplete settling principle (変換回路)
- A Non-Iterative Method for Calculating the Effective Capacitance of CMOS Gates with Interconnect Load Effect
- DC and Noise Characteristics of 4H-SiC Metal–Semiconductor–Metal Ultraviolet Photodetectors
- A sub-0.3V highly efficient CMOS rectifier for energy harvesting applications
- Reducing the Current Crowding Effect on Nitride-Based Light-Emitting Diodes Using Modulated P-Extension Electrode Thickness
- Low Dislocation Densities of Nitride-Based Light-Emitting Diodes with a Preflow of NH3 Source before Growth of AlN Buffer Layer
- A Globally Convergent Nonlinear Homotopy Method for MOS Transistor Circuits
- Interface Modification in Organic Thin Film Transistors
- High Temperature Performance and Low Frequency Noise Characteristics of AlGaN/GaN/AlGaN Double Heterostructure Metal-Oxide-Semiconductor Heterostructure Field-Effect-Transistors with Photochemical Vapor Deposition SiO2 Layer
- Noise Analysis of Nitride-Based Metal–Oxide–Semiconductor Heterostructure Field Effect Transistors with Photo-Chemical Vapor Deposition SiO2 Gate Oxide in the Linear and Saturation Regions
- Noise Analysis of AlGaN/GaN Metal-Oxide-Semiconductor Heterostructure Field Effect Transistors with Photochemical-Vapor Deposition SiO2 Layers
- An Effective and Globally Convergent Newton Fixed-Point Homotopy Method for MOS Transistor Circuits
- Characteristics of Spike-Free Single and Double Heterostructure-Emitter Bipolar Transistors
- GaN Photodetectors with Transparent Indium Tin Oxide Electrodes
- A low voltage CMOS rectifier for low power battery-less devices
- Effective Implementation and Embedding Algorithms of CEPTA Method for Finding DC Operating Points
- On the Annealing Effects of GaN Metal–Insulator–Semiconductor Capacitors with Photo-Chemical Vapor Deposition Oxide Layers