An Engineering Change Orders Design Method Based on Patchwork-Like Partitioning for High Performance LSIs(Logic Synthesis, <Special Section>VLSI Design and CAD Algorithms)
スポンサーリンク
概要
- 論文の詳細を見る
This paper describes a novel engineering change order (ECO) design method for large-scale, high performance LSIs, based on a patchwork-like partitioning technique. In conventional design methods, even when only small changes are made to the design after the placement and routing process, a whole re-layout must be done, and this is very time consuming. Using the proposed method, we can partition the design into several parts after logic synthesis. When design changes occur in HDL, only the parts related to the changes need to be redesigned. The netlist for the changed design remains almost the same as the original, except for the small changed parts. For partitioning, we used multiple-fan-out-points as partition borders. An experimental evaluation of our method showed that when a small change was made in the RTL description, the revised circuit part had only about 87 gates on average. This greatly reduces the re-layout time required for implementing an ECO. In actual commercial designs in which several design changes are required, it takes only one day to redesign.
- 社団法人電子情報通信学会の論文
- 2005-12-01
著者
-
NAKAMURA Yuichi
NEC Corporation
-
Yoshimura T
Ntt Docomo Inc. Yokohama‐shi Jpn
-
YOSHIMURA Takeshi
Waseda University
-
Yoshimura Takeshi
Waseda Univ.
-
YOSHIKAWA Ko
NEC Corporation
-
Nakamura Y
Nec Corporation
-
Nakamura Yuichi
Nec Corp.
関連論文
- Content Delivery Network Architecture for Mobile Streaming Service Enabled by SMIL Modification(CDN Architecture)(Special Issue on Content Delivery Networks)
- Content Distribution Network for Mobile Streaming Media(コンテンツデリバリ技術及び一般)
- SB-14-3 An Effective Diversity Method for IP Soft Handover
- End-to-End Mobility and Robust IP Soft Handover (インターネットコンファレンス2002論文集)
- Fast FPGA-Emulation-Based Simulation Environment for Custom Processors(Simulation and Verification,VLSI Design and CAD Algorithms)
- Multiple-Reference Compression of RTP/UDP/IP Headers for Mobile Multimedia Communications(Special Section on Multi dimensional Mobile Information Networks)
- Fine-Grained Power Gating Based on the Controlling Value of Logic Elements
- Fine-grained power gating based on the controlling value of logic gates (VLSI設計技術)
- Fine-grained power gating based on the controlling value of logic gates (システムLSI設計技術)
- A Relocation Method for Circuit Modifications(Circuit Synthesis,VLSI Design and CAD Algorithms)
- Lagrangian Relaxation Based Inter-Layer Signal Via Assignment for 3-D ICs
- Max-Flow Scheduling in High-Level Synthesis(VLSI Design Technology and CAD)
- An Engineering Change Orders Design Method Based on Patchwork-Like Partitioning for High Performance LSIs(Logic Synthesis, VLSI Design and CAD Algorithms)
- Timing Optimization Methodology Based on Replacing Flip-Flops by Latches(Logic Synthesis)(VLSI Design and CAD Algorithms)
- Max-Flow Scheduling in High Level Synthesis
- Hierarchical-Analysis-Based Fast Chip-Scale Power Estimation Method for Large and Complex LSIs(Simulation and Verification,VLSI Design and CAD Algorithms)
- Redundant via Insertion : Removing Design Rule Conflicts and Balancing via Density
- Interconnect Reduction in Binding Procedure of HLS
- Interconnect Reduction in Binding Procedure of HLS
- Interconnect Reduction in Binding Procedure of HLS
- Cluster Generation and Network Component Insertion for Topology Synthesis of Application-Specific Network-on-Chips
- Max-Flow Scheduling in High Level Synthesis
- A Synthesis Method of General Floating-Point Arithmetic Units by Aligned Partition