False-Aggressors-Aware True Crosstalk Noise Analysis with Logic Correlations for Accurate Timing Analysis(Session B2 Si Circuits)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
スポンサーリンク
概要
- 論文の詳細を見る
Coupled line switching can contribute to a large portion of the delay as well as the functionality of a circuit. In order to fix a crosstalk noise in noise analysis, it is necessary an additional design cost. Therefore, aggressor nodes that cannot affect victim node have to pruning. In this paper, we present an efficient false aggressor pruning algorithm with functional correlation. Path sensitization algorithm and logic implication approach that use functional information to identify false coupling interaction between coupled lines. 0ur experimental results show an average of 5.4% aggressor pruning and 14.6% delay reduction due to pruning.
- 2004-06-23
著者
-
Kim Juho
Department Of Computer Science Sogang University
-
LEE Hyungwoo
Department of Computer Science, Sogang University
-
Lee Hyungwoo
Department Of Computer Science Sogang University
関連論文
- False-Aggressors-Aware True Crosstalk Noise Analysis with Logic Correlations for Accurate Timing Analysis(Session B2 Si Circuits)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- Unified Gate Freezing, Gate Sizing and Buffer Insertion for Low Power CMOS Digital Circuit Design(Session B2 Si Circuits)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- Efficient False Aggressors Pruning with Functional Correlation(Logic Synthesis)(VLSI Design and CAD Algorithms)
- Thickness Dependent Dielectric Property of BaTiO3/SrTiO3 Artificial Lattice
- Unified Gate Freezing, Gate Sizing and Buffer Insertion for Low Power CMOS Digital Circuit Design(Session B2 Si Circuits)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))
- False-Aggressors-Aware True Crosstalk Noise Analysis with Logic Correlations for Accurate Timing Analysis(Session B2 Si Circuits)(2004 Asia-Pacific Workshop on Fundamentals and Application of Advanced Semiconductor Devices (AWAD 2004))