Design Rule Relaxation Approach for High-Density DRAMs (Special Issue on Quarter Micron Si Device and Process Technologies)
スポンサーリンク
概要
- 論文の詳細を見る
A design rule relaxation approach is one of the most important requirements for high density DRAMs. The approach relaxes the design rule of a element in comparison with the memory cell size and provides high density DRAMs with the minimum development of a scaled-down MOS structure and a fine patterning lithography process. This paper describes two design rule relaxation approaches, a close-packed folded (CPF) bit-line cell array layout and a Boosted Dual Word-Line scheme. The CPF cell array provides 1.26 times wider active area pitch and maximum 1.5 times wider isolation width. The Boosted Dual Word-Line scheme provides 2^n times wider 1st Al pitch on memory cell array, double word-line driver pitch and 1.5 times larger design rule for 1st Al and contacts under 1st Al. Especially wide design rule of the Boosted Dual Word-Line scheme provides several times depth of focus (DOF) for 1st Al wiring which gives several times higher storage node and larger capacitance for capacitor over bit-line (COB) stacked capacitor cells. These approaches are successfully implemented in a 4 Mb DRAM test chip with a 0.9×1.8 μm^2 memory cell.
- 社団法人電子情報通信学会の論文
- 1994-03-25
著者
-
Koga Hiroki
Nec Corporation
-
Kakehashi Eiichiro
Nec Corporation
-
Fujita Mamoru
Nec Corporation
-
Nagata Kyoichi
Nec Corporation
-
Saeki Takanori
NEC Corporation
-
Mori Hidemitu
NEC Corporation
-
Noda Kenji
NEC Corporation
-
Sugawara Hiroshi
NEC Corporation
-
Nishimoto Shozo
NEC Corporation
-
Murotani Tatsunori
NEC Corporation
関連論文
- Carbon and Indium Codoping in GaAs for Reliable AlGaAs/GaAs Heterojunction Bipolar Transistors
- Design Rule Relaxation Approach for High-Density DRAMs (Special Issue on Quarter Micron Si Device and Process Technologies)
- Influence of Minority Hole Injection on Current Gain Characteristics in AlGaAs/GaAs Heterojunction Bipolar Transistors
- Fabrication of Small AlGaAs/GaAs HBT's for Integrated Circuits Using New Bridged Base Electrode Technology
- Extrinsic Base Surface Recombination Current in Surface-Passivated InGaP/GaAs Heterojunction Bipolar Transistors
- Passivation of P-Type Dopants in GaAs by Process Induced Hydrogenation and Reactivation by Thermal Annealing
- Current-Induced Degradation of AlGaAs/GaAs Heterojunction Bipolar Transistors and Its Suppression by Thermal Annealing in As Overpressure
- Surface Damage of Reactive Ion Beam Etched GaAs
- Suppression of Emitter Size Effecton Current Gainin AlGaAs/GaAs HBTs
- Emitter-Base Junction Size Effect on Current Gain H_ of AlGaAs/GaAs Heterojunction Bipolar Transistors