A Queue Manager Chip for Shared Buffer ATM Switches
スポンサーリンク
概要
- 論文の詳細を見る
This paper presents an efficient queue manager chip for controlling a 16 x 16 shared buffer ATM switch with a 256-cell buffer. Compared to conventional implementations of queue managers for shared buffer ATM switches, our design eliminates the idle address FIFO and the pre-allocated bubbles at the tails of output queues. The former reduces the storage size required for queue management, while the latter improves the effective buffer capacity. Such modular implementation also provides fexibilities in queue management implementation. Back-pressure with soft-fu1l and hard-full flow control for multi-stage expansion and two priority classes with push-out cel1 discarding are supported without extra hardware overhead. This chip was designed and fabricated using 0.8μm CMOS technology. It has 35,700 transistors in a chip area of 28.3 mm^2, with a core of l0.4 mm^2 and 32,960 transistors. Two test sequences were developed during the design phase to fully verify the queue management functions of the prototype chip. The queue manager chip was tested up to 36 MHz, and is able to control a 16×16 shared buffer switch with a 155 MHz link rate.
- 社団法人電子情報通信学会の論文
- 1996-11-25
著者
-
Huang Hsing-chien
The Department Of Electronics Engineering And Institute Of Electronics National Chiao Tung Universit
-
Lin Y‐s
National Chiao Tung Univ. Hsinchu Twn
-
Lin Yu-sheng
The Department Of Electronics Engineering And Institute Of Electronics National Chiao Tung Universit
-
SHUNG C.
the Department of Electronics Engineering and Institute of Electronics, National Chiao Tung Universi
-
Shung C
National Chiao Tung Univ. Hsinchu Twn
関連論文
- A Queue Manager Chip for Shared Buffer ATM Switches
- An Efficient Architecture for Multicasting in Shared Buffer ATM Switches