A High-Speed ATM Switch that Uses a Simple Retry Algorithm and Small Input Buffers (Special Section of Letters Selected from the '92 Fall Conference and the '93 Spring Conference)
スポンサーリンク
概要
- 論文の詳細を見る
This letter describes the High-speed Statistical Retry switch (HSR switch) for high-speed ATM switching systems. The HSR switch uses a new matrix-shaped switching structure with buffers at input and output ports, and a simple retry algorithm. The input buffers are very small, and no complicated arbitration function is employed. A cell is repeatedly transmitted from each input buffer at 'm' times the input line speed until the input buffer receives an acknowledge signal from the intended output buffer. A maximum of one cell can be transmitted from each input buffer during the cell transmission time. The internal ratio (m) is decided according to the probability of cell conflict in the output line. Simulation results show that just a 10-cell buffer at each input port and a 50-cell buffer at each output port are required when m=4 to achieve a cell loss probability of better than 10^<-8>, irrespective of the switch size. At each crosspoint, cells on the horizontal input line take procedence over those on the vertical input line. Only a very simple retry algorithm is employed, no complex arbitration is needed, and the arbitration circuit at the crosspoint can be reduced by about 90% in size. The proposed ATM switch architecture is applicable to high-speed (Gbit / s) ATM switches for B-ISDN because of its simplicity.
- 社団法人電子情報通信学会の論文
- 1993-07-25
著者
-
YAMANAKA Naoaki
NTT Communication Switching Laboratories
-
Genda Kouichi
Ntt Communication Switching Laboratories
-
Doi Yukihiro
Ntt Communication Switching Laboratories
関連論文
- ATM Network Resource Management Techniques for CBR Virtual Paths/Channels
- Special Issue on Internet Technology
- Usage Parameter Control and Bandwidth Allocation Methods Considering Cell Delay Variation in ATM Networks (Special Issue on Broadband ISDN : Application, Networking and Management)
- A High-Speed ATM Switching Architecture Using Small Shared Switch Blocks (Special Section of Letters Selected from the '92 Fall Conference and the '93 Spring Conference)
- A High-Speed ATM Switch that Uses a Simple Retry Algorithm and Small Input Buffers (Special Section of Letters Selected from the '92 Fall Conference and the '93 Spring Conference)
- Wavelength Path Network Management Scheme for Multimedia Photonic Network (Special Section of Letters Selected from the '92 Fall Conference and the '93 Spring Conference)