A 50 MHz CMOS Pipelined Majority Logic Decoder for (1057,813) Difference-Set Cyclic Code
スポンサーリンク
概要
- 論文の詳細を見る
A new high-speed decoding algorithm for Difference-set cyclic codes, and the design and implementation of a 50 MHz CMOS LSI for decoding the (1057,813) DSCC, are presented. The algorithm, called modified threshold decoding, makes it possible to introduce an arbitrary number of pipeline stages into feedback loops in decoding circuits. A prototype LSI containing about 13 k logic gates was fabricated using 1 μm CMOS gate-array technology. The power consumption is less than 750 mW at a 50 MHz clock rate. It is available for digital data transmission systems having an I/O data rate of up to 25 MBPS. It is being used in experimental set-ups targeted at future digital broadcasting systems. The proposed algorithm has an important advantage for much longer codes as it has the potential to be used in the high-speed decoding of DSCCs having a code length longer than 1057.
- 社団法人電子情報通信学会の論文
- 1996-07-25
著者
-
Kobayashi K
Nhk Science And Technical Research Laboratories
-
KOBAYASHI Kazumasa
NHK Science and Technical Research Laboratories
-
YAMANO Kouji
NHK Science and Technical Research Laboratories
-
KOKUBUN Hideki
NHK Science and Technical Research Laboratories
-
KOBAYASHI Kiichi
NHK Science and Technical Research Laboratories