Test Sequence Generation for Sequential Circuits with Distinguishing Sequences (Special Section on VLSI Design and CAD Algorithms)
スポンサーリンク
概要
- 論文の詳細を見る
In this paper we present a method to generate test sequences for stuck-at faults in sequential circuits which have distinguishing sequences. Since the circuit may have no distinguishing sequence, we use two design techniques for circuits which have distinguishing sequences. One is at state transition level and the other is at gate level. In our proposed method complete test sequence can be generated. The sequence consists of test vectors for the combinational part of the circuit, distinguishing sequences and transition sequences. The test vectors, which are generated by a combinational test generator, cause faulty states or faulty output responses for a fault, and distinguishing sequences identify the defferences between faulty states and fault free states. Transition sequences are necessary to make the state in the combinational vectors. And the distinguishing sequence and the transition sequence are used in the initializing sequence. Some techniques for shortening the test sequence is also proposed. The basic ideas of the techniques are to use a short initializing sequence and to find the order in concatenating sequences. But fault simulation is conducted so as not to miss any faults. The initializing sequence is obtained by using a distinguishing sequence. The efficiency of our method is shown in the experimental results for benchmark circuits.
- 社団法人電子情報通信学会の論文
- 1993-10-25
著者
-
Kawano K
Okayama Univ. Okayama‐shi Jpn
-
Kawano K
Information Technology Center Okayama University
-
Kinoshita K
Department Of Information Networking Graduate School Of Information Science And Technology Osaka Uni
-
Kinoshita Kozo
The Faculty Of Engineering Osaka University
-
Higami Y
Graduate School Of Science And Engineering Ehime University
-
HIGAMI Yoshinobu
the Faculty of Engineering, Osaka University
-
Kajihara Seiji
the Faculty of Engineering, Osaka University
-
Higami Yoshinobu
The Faculty Of Engineering Osaka University
関連論文
- High Temperature PTC Thermistor Using Ba Cobaltite
- Influences of A-site Partial Substitution for BaCo_Fe_O_3 Oxide on Perovskite Structure and Oxygen Permeability
- 41 Pseudohypoparathyroidism type Ib with atypical features : the relationship with DNA methylation pattern in XLαs region of GNAS1 gene
- An Efficient Agent Control Method for Time-Constrained Applications
- BS-8-5 A Control Method of Agents with Heterogeneous Work Demand for Time Constraint Applications(BS-8. Technology and Architecture for Ubiquitous Network Systems,ENGLISH SESSION)
- Multilevel Hierarchical Mobility Management in Densely Meshed Networks(Network)
- BS-10-11 A Fair and Effective Scheduling Algorithm for Multi-Agent Systems on Heterogeneous Environments(BS-10. Network Controls for High-Quality Communications)
- Enhanced Fallback+ : An Efficient Multiconstraint Path Selection Algorithm for QoS Routing(Internet)
- A Study on Estimation of Mobility of Terminals for Hierarchical Mobility Management Scheme(Mobility Management)(Networking Technologies for Mobile Internet Systems)
- A Design for Integrated Wireless Network with Flexible Bandwidth Assignment(Mobility Management)(Mobile Multimedia Communications)
- A Multipoint-to-Multipoint Routing Method for Load Balanced Communications in Large Scale Networks(Network)
- SB-14-5 A Distributed IP Mobility Management Scheme for Efficient Utilization of Network Resources
- A Mobility-Based Terminal Management in IPv6 Networks(Special Issue on Mobile Multimedia Communications)
- Network Map Architecture Using Inter-Agent Communication Techniques for Multiple QoS Routing
- Holonic Network: A New Network Architecture for Personalized Multimedia Communications Based on Autonomous Routing (Special Issue on Telecommunications Network Planning and Design)
- Addressing Defect Coverage through Generating Test Vectors for Transistor Defects
- Maximizing Stuck-Open Fault Coverage Using Stuck-at Test Vectors
- Fault Simulation and Test Generation for Transistor Shorts Using Stuck-at Test Tools
- On Finding Don't Cares in Test Sequences for Sequential Circuits(Dependable Computing)
- Generation of Test Sequences with Low Power Dissipation for Sequential Circuits(Test Generation and Compaction)(Test and Verification of VLSI)
- Problems and Solutions on IDDQ Testing
- Post-BIST Fault Diagnosis for Multiple Faults
- Fault Diagnosis on Multiple Fault Models by Using Pass/Fail Information
- Throughput Analysis of ARQ Schemes in Dialogue Communication over Half-Duplex Line
- Traffic Analysis of the Stop-and-Wait ARQ over a Markov Error Channel
- Channel-Grouping Methods on Go-Back-N ARQ Scheme in Multiple-Parallel-Channel System
- Diagnosing Crosstalk Faults in Sequential Circuits Using Fault Simulation(Special Issue on Test and Verification of VLSI)
- Compaction of Test Vectors for IDDQ Testing of Sequential Circuits
- Transistor Leakage Fault Diagnosis for CMOS Circuits(Special Issue on Test and Diagnosis of VLSI)
- Consecutive Customer Loss Phenomenon due to Buffer Overflow in Finite Buffer Queueing System
- Test Generation for Sequential Circuits under IDDQ Testing(Special Issue on Test and Diagnosis of VLSI)
- Testing of k-FR Circuits under Highly Observable Condition
- A Reduced Scan Shift Method for Sequential Circuit Testing (Special Section on VLSI Design and CAD Algorithms)
- Test Sequence Generation for Sequential Circuits with Distinguishing Sequences (Special Section on VLSI Design and CAD Algorithms)
- Analysis of I_ Occurrence in Testing
- A Unified Procedure to Overcome the Byzantine General's Problem for Inter-gate and Intra-gate Bridging Faults in CMOS Circuits (特集 電子システムの設計技術と設計自動化)
- On the Effect of Size of Fault Word in Parallel Fault Simulation
- An Efficient Agent Execution Control Method for Content-Based Information Retrieval with Time Constraints
- A Dynamic Spectrum Assignment Method for Call Blocking Probability Reduction in WiFi/WiMAX Integrated Networks
- Generation of Diagnostic Tests for Transition Faults Using a Stuck-At ATPG Tool