A Low-Power Synchronous SRAM Macrocell with Latch-Type Fast Sense Circuits
スポンサーリンク
概要
- 論文の詳細を見る
Low-power circuit techniques for size-configurable SRAM macrocells with wide range of operating frequency are presented. Synchronous specification is employed to drastically reduce the power dissipation for low-frequency applications. Dynamic circuits applied to bitlines and sense circuits contribute to the reduction of power dissipation. To enhance the high-end limitation of operating frequency, a latch-type fast sense circuit and an accurate activation-timing control technique for size-configurable memory macrocells are proposed, and a special CMOS-level input buffer is devised to enable the minimum cycle time of fast synchronous memory macrocells to be evaluated with conventional LSI-test systems. A memory macrocell using these techniques was fabricated with 0.5-μm CMOS technology. Its power consumption strongly depends on the operating frequency, and at 3-MHz suitable for codeless telephone applications is less than 5% that of an asynchronous SRAM designed with full-static CMOS circuits. Its maximum operating frequency at 3.3-V is 100-MHz.
- 社団法人電子情報通信学会の論文
- 1995-07-25
著者
-
Watanabe M
Communications Res. Lab. Kobe‐shi Jpn
-
Shibata Nobutaro
NTT LSI Laboratories
-
Watanabe Mayumi
NTT LSI Laboratories
-
Shibata N
Ntt Serv. Integration Lab. Musashino‐shi Jpn
関連論文
- Moving obstacle detection and recognition by optical flow pattern analysis for mobile robots
- Planar Projection Stereopsis Method for Road Extraction
- A Low-Power Synchronous SRAM Macrocell with Latch-Type Fast Sense Circuits
- Current Sense Amplifiers for Low-Voltage Memories
- High-Performance Memory Macrocells with Row and Column Sliceable Architecture (Special Issue on LSI Memories)