CB-Power : A Hierarchical Power Analysis and Characterization Environment of Cell-Based CMOS Circuits (Special Section on VLSI Design and CAD Algorithms)
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we present CB-Power, a hierarchical power analysis and characterization environment of cell-based CMOS circuits. The environment includes two parts, a cell characterization system for timing, input capacitance as well as power and a cell-based power estimation system. The characterization system can characterize basic, complex and transmission gates. During the characterization, input slew rate, output loading, capacitive feedthrough effect and the logic state dependence of nodes in a cell are all taken into account. The characterization methodology separates the power consumption of a cell into three components, e.g., capacitive feedthrough power, short-circuit power and dynamic power. With the characterization data, a cell-based power estimator (CBPE) embedded in Verilog-XL is used for estimating the power consumption of the gates in a circuit. CBPE is also a hierarchical power estimator. Macrocells such as flip-flops and adders are partitioned into primitive gates during power estimation. Experimental results on a set of MCNC benchmark circuits show that the power estimation based on our power modeling and characterization provides within 6% error of SPICE simulation on average while the CPU time consumed is more than two orders of magnitude less.
- 社団法人電子情報通信学会の論文
- 1997-10-25
著者
-
Lin J‐y
Global Unichip Corp. Hsinchu Twn
-
Shen W‐z
National Chiao‐tung Univ. Twn
-
Shen Wen-zen
The Department Of Electronic Engineering National Chiao-tung University
-
LIN Jiing-Yuan
the Department of Electronics Engineering & Institute of Electronics, National Chiao Tung University
-
LU Jyh-Ming
the Department of Electronics Engineering & Institute of Electronics, National Chiao Tung University
-
Lu Jyh-ming
The Department Of Electronics Engineering & Institute Of Electronics National Chiao Tung Univers
関連論文
- A New Method for Constructing IP Level Power Model Based on Power Sensitivity (Special Section on VLSI Design and CAD Algorithms)
- CB-Power : A Hierarchical Power Analysis and Characterization Environment of Cell-Based CMOS Circuits (Special Section on VLSI Design and CAD Algorithms)