Program-Based Delay Fault Self-Testing of Processor Cores (デザインガイア2003--VLSI設計の新しい大地を考える研究会)
スポンサーリンク
概要
- 論文の詳細を見る
This paper proposes an efficient methodology of delay fault testing of processor cores using its instruction set. These test vectors can be applied in the functional mode of operation, hence, self-testing of processor core becomes possible. A delay fault will affect the circuit functionality only when it can be activated in functional mode. There are some paths, which are never excited in the functional mode of operation; hence these are functionally untestable paths. The proposed approach uses a graph theoretic model (represented as an Instruction Execution Graph) of the datapath and a finite state machine model of the controller for the elimination of functionally untestable paths at the early stage without looking into the circuit details and extraction of constraints for the the paths that can potentially be tested. Path delay fault model is used. The experimental results on Parwan processor demonstrate the effectiveness of our method.
- 社団法人電子情報通信学会の論文
- 2003-11-21
著者
-
FUJIWARA Hideo
Nara Institute of Science and Technology (NAIST)
-
Fujiwara H
The Authors Are With The Nara Institute Of Science And Technology (naist)
-
Singh Virendra
The Authors Are With The Nara Institute Of Science And Technology (naist)
-
Inoue Michiko
The Authors Are With The Nara Institute Of Science And Technology (naist)
-
Inoue Michiko
Nara Institute Of Science And Technology:japan Science And Technology Agency Crest
-
SALUJA Kewal
University of Wisconsin-Madison
-
SALUJA Kewal
The author is with the University of Wisconsin-Madison
-
Singh Virendra
Nara Institute of Science & Technology
-
Inoue Michiko
Nara Inst. Sci. And Technol. (naist) Ikoma‐shi Jpn
-
Saluja K
Department Of Electrical And Computer Engineering University Of Wisconsin-madison
-
Fujiwara Hideo
Nara Inst. Of Sci. And Technol. (naist) Ikoma‐shi Jpn
-
Fujiwara Hideo
University of Wisconsin - Madison, U.S.A
関連論文
- Design and Optimization of Transparency-Based TAM for SoC Test
- Analysis of Test Generation Complexity for Stuck-At and Path Delay Faults Based on τ^k-Notation(Complexity Theory)
- D-10-18 An Approach to Temperature Control During VLSI Test
- Design for Testability Method to Avoid Error Masking of Software-Based Self-Test for Processors
- Acceleration of Test Generation for Sequential Circuits Using Knowledge Obtained from Synthesis for Testability(Dependable Computing)
- Non-scan Design for Single-Port-Change Delay Fault Testability (特集:システムLSI設計とその技術)
- Delay Fault Testing of Processor Cores in Functional Mode(Dependable Computing)
- Program-Based Delay Fault Self-Testing of Processor Cores
- Program-Based Delay Fault Self-Testing of Processor Cores (デザインガイア2003--VLSI設計の新しい大地を考える研究会)
- Program-Based Delay Fault Self-Testing of Processor Cores (デザインガイア2003--VLSI設計の新しい大地を考える研究会)
- Program-Based Delay Fault Self-Testing of Processor Cores (デザインガイア2003--VLSI設計の新しい大地を考える研究会)
- Program-Based Delay Fault Self-Testing of Processor Cores
- SPIRIT: A High Robust Combinational Test Generation Algorithm (デザインガイヤ2000) -- (VLSIの設計/検証/テスト及び一般)
- FOREWORD (Special Issue on Synthesis and Verification of Hardware Design)
- Optimal Granularity of Parallel Test Generation on the Client-Agent-Server Model
- A Study of Capture-Safe Test Generation Flow for At-Speed Testing
- SPIRIT:A High Robust Combinational Test Generation Algorithm (デザインガイヤ2000) -- (VLSIの設計/検証/テスト及び一般)
- SPIRIT:A High Robust Combinational Test Generation Algorithm (デザインガイヤ2000) -- (VLSIの設計/検証/テスト及び一般)
- Error Identification in At-Speed Scan BIST Environment in the Presence of Circuit and Tester Speed Mismatch(Dependable Computing)
- A Memory Grouping Method for Reducing Memory BIST Logic of System-on-Chips(Dependable Computing)
- Effect of BIST Pretest on IC Defect Level(Dependable Computing)
- Defect Level vs. Yield and Fault Coverage in the Presence of an Unreliable BIST(Dependable Computing)
- Transistor Leakage Fault Diagnosis for CMOS Circuits(Special Issue on Test and Diagnosis of VLSI)
- Test Scheduling for Multi-Clock Domain SoCs under Power Constraint
- A New Class of Sequential Circuits with Acyclic Test Generation Complexity(メモリテイストとテスト生成複雑度,VLSI設計とテスト及び一般)
- Power-Constrained Test Synthesis and Scheduling Algorithms for Non-Scan BIST-able RTL Data Paths(Dependable Computing)
- A Low Power Deterministic Test Using Scan Chain Disable Technique
- Design and Optimization of Transparency-Based TAM for SoC Test
- Fault set partition for efficient width compression
- On Per-Cell Dynamic IR-Drop Estimation in At-Speed Scan Testing
- Test Generation for Delay Faults on Clock Lines under Launch-on-Capture Test Environment
- Non-scan Design for Single-Port-Change Delay Fault Testability
- On Per-Cell Dynamic IR-Drop Estimation in At-Speed Scan Testing