Design Methodology for Yield Enhancement of Switched-Capacitor Analog Integrated Circuits
スポンサーリンク
概要
- 論文の詳細を見る
Device mismatch plays an important role in the design of accurate analog circuits. The common centroid structure is commonly employed to reduce device mismatches caused by symmetrical layouts and processing gradients. Among the candidate placements generated by the common centroid approach, however, whichever achieves better matching is generally difficult to be determined without performing the time-consuming yield evaluation process. In addition, this rule-based methodology makes it difficult to achieve acceptable matching between multiple capacitors and to handle an irregular layout area. Based on a spatial correlation model, this study proposed a design methodology for yield enhancement of analog circuits using switched-capacitor techniques. An efficient and effective placement generator is developed to derive a placement for a circuit to achieve the highest or near highest correlation coefficient and thus accomplishing a better yield performance. A simple yield analysis is also developed to evaluate the achieved yield performance of a derived placement. Results show that the proposed methodology derives a placement which achieves better yield performance than those generated by the common centroid approach.
- 2011-01-01
著者
-
WEY Chin-Long
Department of Electrical Engineering at National Central University
-
CHEN Jwu-E
Department of Electrical Engineering, National Central University
-
Luo Pei-wen
Department Of Electrical Engineering National Central University
-
Wey Chin-long
Department Of Electrical Engineering National Central University
-
Chen Jwu-e
Department Of Electrical Engineering National Central University
関連論文
- A Low-Cost Continuous-Flow Parallel Memory-Based FFT Processor for UWB Applications
- Design Methodology for Yield Enhancement of Switched-Capacitor Analog Integrated Circuits
- Design Methodology for Yield Enhancement of Switched-Capacitor Analog Integrated Circuits
- A Low-Cost Continuous-Flow Parallel Memory-Based FFT Processor for UWB Applications
- Reconfigurable Homogenous Multi-Core FFT Processor Architectures for Hybrid SISO/MIMO OFDM Wireless Communications
- A CMOS Current-Mode S-Shape Correction Circuit with Shape-Adjustable Control