An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm
スポンサーリンク
概要
- 論文の詳細を見る
In this work, a high performance LDPC decoder architecture is presented. It is a partially-parallel architecture for low-complexity consideration. In order to eliminate the idling time and hardware complexity in conventional partially-parallel decoders, the decoding process, decoder architecture and memory structure are optimized. Particularly, the parity-check matrix is optimally partitioned into four unequal sub-matrices that lead to high efficiency in hardware sharing. As a result, it can handle two different codewords simultaneously with 100% hardware utilization. Furthermore, for minimizing the performance loss due to round-off errors in fixed-point implementations, the well-known modified min-sum decoding algorithm is enhanced by our recently proposed high-performance CMVP decoding algorithm. Overall, the proposed decoder has high throughput, low complexity, and good BER performances. In the circuit implementation example of the (576, 288) parity check matrix for IEEE 802.16e standard, the decoder achieves a data rate of 5.5Gbps assuming 10 decoding iterations and 7 quantization bits, with a small area of 653K gates, based on UMC 90nm process technology.
- (社)電子情報通信学会の論文
- 2010-11-01
著者
-
Chen Sau-gee
Institute Of Electronics National Chiao Tung University
-
HUNG Jui-Hui
Institute of Electronics, National Chiao Tung University
-
Hung Jui-hui
Institute Of Electronics National Chiao Tung University
関連論文
- An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm
- A Fast Systematic Optimized Comparison Algorithm for CNU Design of LDPC Decoders