三次元集積化技術の開発動向
スポンサーリンク
概要
- 論文の詳細を見る
Over the past decades, the downscaling of transistor dimensions has improved circuit performance, power, and integration density. However, conventional device scaling is approaching the physical limits and it is increasingly difficult to sustain the same miniaturization scaling rate. Three-dimensional (3D) integrated circuits that stack multiple functional chips using through-silicon-vias (TSVs) and low-volume lead-free solder interconnects may overcome these problems, because this approach makes it possible to reduce global interconnect length and to increase device density without shrinking device dimensions. Different levels of 3D integration investigation were previously reported and updated. The current paper reviews the 3D integration technologies, including process technology and reliability characterization.
- 2011-01-01
著者
関連論文
- マイクロ接続技術の変遷と将来展望(マイクロ接続技術の進化)
- 半導体パッケージにおけるフリップチップ実装の展望(システムインテグレーション実装技術の現状と展望)
- 三次元集積化技術の開発動向
- 3次元実装技術とCPI(Chip Package Interaction)の課題(配線・実装技術と関連材料技術)
- 三次元集積デバイスにおけるマイクロ接合の信頼性向上技術(電子デバイスの高速・高密度実装とインテグレーション技術論文)