Co-modeling, Experimental Verification, and Analysis of Chip-Package Hierarchical Power Distribution Network
スポンサーリンク
概要
- 論文の詳細を見る
In this paper, we present and verify a new chip-package co-modeling and simulation approach for a low-noise chip-package hierarchical power distribution network (PDN) design. It is based on a hierarchical modeling to combine distributed circuit models at both chip-level PDN and package-level PDN. In particular, it includes all on- and off-chip parasitic circuit elements in the hierarchical PDN with a special consideration on on-chip decoupling capacitor design and placement inside chip. The proposed hierarchical PDN model was successfully validated with good correlations and subsequent analysis to a series of Z11 and Z21 PDN impedance measurements with a frequency range from 1MHz to 3GHz. Using the proposed model, we can analyze and estimate the performance of the chip-package hierarchical PDN as well as can predict the effect of high frequency electromagnetic interactions between the chip-level PDN and the package-level PDN. Furthermore, we can precisely anticipate PDN resonance frequencies, noise generation sources, and noise propagation paths through the multiple levels in the hierarchical PDN.
- (社)電子情報通信学会の論文
- 2008-04-01
著者
-
Kim Hyungsoo
Hynix Semiconductor Inc.
-
Kim Joungho
School Of Eecs Kaist
-
PARK Hyunjeong
School of EECS, KAIST
-
PAK Jun
School of EECS, KAIST
-
YOON Changwook
School of EECS, KAIST
-
KOO Kyoungchoul
School of EECS, KAIST
-
Pak Jun
School Of Eecs Kaist
-
Yoon Changwook
School Of Eecs Kaist
-
Park Hyunjeong
School Of Eecs Kaist
-
Koo Kyoungchoul
School Of Eecs Kaist
関連論文
- Band-Stop Filter Effect of Power/Ground Plane on Through-Hole Signal Via in Multilayer PCB(Electronic Components)
- Co-modeling, Experimental Verification, and Analysis of Chip-Package Hierarchical Power Distribution Network