Clock Driver Design for Low-Power High-Speed 90-nm CMOS Register Array
スポンサーリンク
概要
- 論文の詳細を見る
The delay time (tdT), power dissipation (PT) and circuit volume of a CMOS register array were minimized. Seven test circuits, each of which had a register array and a single clock tree that generated a pair of complement clock pulses, and a conventional register were fabricated using 90-nm CMOS technology. The register array was constructed with M delay flip-flops (FFs) and the clock tree, which consisted of 2 driver stages. Each driver stage had m inverters, each of which drove M/m FFs where M was fixed at 40 and m varied from 1 to 40. The minimum values of tdT and PT were 0.25ns and 17.88μW, respectively, and were both obtained when m was 10. These values were 71.4% and 70.4% of tdT and PT for the conventional register, for which m is 40, respectively. The number of inverters in the clock tree when m was 10 was 21 which was only 25.9% that for the conventional register. The measured results agreed well with SPICE-simulated results. Furthermore, for values of M from 20 to 320, both the minimum tdT and the minimum PT were obtained when m was approximately 1.5 times the square root of M.
- (社)電子情報通信学会の論文
- 2008-04-01
著者
-
Hagiwara Yousuke
Chuo Univ. Tokyo Jpn
-
Enomoto Tadayoshi
Chuo Univ. Tokyo Jpn
-
Shikano Hiroaki
Chuo University
-
NAGAYAMA Suguru
Chuo University
-
Enomoto Tadayoshi
Chuo Univ.
-
Hagiwara Yousuke
Chuo University
関連論文
- A Low Dynamic Power 90-nm CMOS Motion Estimation Processor Implementing Dynamic Voltage and Frequency Scaling Scheme and Fast Motion Estimation Algorithm Called Adaptively Assigned Breaking-off Condition Search(International Workshop on Advanced Image Tec
- Low-Voltage, Low-Power, High-Speed 0.25-μm GaAs HEMT Delay Flip-Flops
- Low Dynamic Power and Low Leakage Power Techniques for CMOS Motion Estimation Circuits (Low Power Techniques, VLSI Design Technology in the Sub-100nm Era)
- Low-Dynamic-Power and Low-Leakage-Power Techniques for CMOS Square-Root Circuit
- Clock Driver Design for Low-Power High-Speed 90-nm CMOS Register Array
- Designs of Building Blocks for High-Speed, Low-Power Processors(Special Issue on High-Performance and Low-Power Microprocessors)
- FOREWORD (Special Issue on Low-Power LSI Technologies)
- A Low Power Multimedia Processor Implementing Dynamic Voltage and Frequency Scaling Technique and Fast Motion Estimation Algorithm Called "Adaptively Assigned Breaking-Off Condition (A2BC)"
- A Low Power Multimedia Processor Implementing Dynamic Voltage and Frequency Scaling Technique and Fast Motion Estimation Algorithm Called "Adaptively Assigned Breaking-Off Condition (A^2BC)"