Reducing Interconnect Complexity for Efficient Path Metric Memory Management in Viterbi Decoders
スポンサーリンク
概要
- 論文の詳細を見る
We present a systematic and efficient way of managing the path metric memory and simplifying its connection network to the add_compare_select unit (ACSU) for Viterbi decoder (VD) design. Using the derived equations for memory partition and add-compare-select (ACS) arrangement together with the extended in-place scheduling scheme proposed in this work, we can increase the memory bandwidth for conflict-free path metric accesses with hardwired interconnection between the path metric memory and ACSU. Compared with the existing work, the developed architecture possesses the following advantages: (1) Each partitioned memory bank can be treated as a local memory of a specific processing element, inside the ACSU, with hardwired interconnection, so that the interconnect complexity is reduced significantly. (2) The partitioned memory banks can be merged into only two pseudo-banks regardless of the number of adopted ACS processing elements. This not only greatly simplifies the design of address generation unit, but also makes smaller the physical size of required memory. (3) The implementation can be accomplished in a systematic way with regular and simple controlling circuitry. Experimental results demonstrate the effectiveness of the developed architecture and the benefit will be more apparent for convolutional codes with large memory order.
- (社)電子情報通信学会の論文
- 2008-09-01
著者
-
SHIEH Ming-Der
Department of Electrical Engineering, National Cheng-Kung University
-
Shieh Ming-der
Department Of Electrical Engineering National Cheng Kung University
-
Wu Chien-ming
Chip Implementation Center National Applied Research Laboratories
-
WANG Tai-Ping
Department of Electrical Engineering, National Cheng Kung University
-
Wang Tai-ping
Department Of Electrical Engineering National Cheng Kung University
-
Shieh Ming‐der
National Cheng Kung Univ. Tainan Twn
関連論文
- Blind Channel Estimation for SIMO-OFDM Systems without Cyclic Prefix
- Reducing Interconnect Complexity for Efficient Path Metric Memory Management in Viterbi Decoders
- Design of a High-Throughput CABAC Encoder
- High-Speed Low-Complexity Architecture for Reed-Solomon Decoders
- High-Speed Design of Montgomery Inverse Algorithm over GF(2^m) (Information Security)
- Reconfigurable Homogenous Multi-Core FFT Processor Architectures for Hybrid SISO/MIMO OFDM Wireless Communications
- Design and Implementation of a Low-Complexity Reed-Solomon Decoder for Optical Communication Systems
- Low-Complexity Memory Access Architectures for Quasi-Cyclic LDPC Decoders